## Wide Operating Temperature ## **QSM-653E** ### Wide Range Temperature Qseven CPU Module ## **User's Manual** Version 1.0 | 7 | This page is intentionally left bl | ank. | |---|------------------------------------|------| | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | Contents | | |-----------------------------------------|----| | Chapter 1 - Introduction | | | 1.1 Copyright Notice | 2 | | 1.2 Declaration of Conformity | 2 | | 1.3 About This User's Manual | 4 | | 1.4 Warning | 4 | | 1.5 Replacing the Lithium Battery | 4 | | 1.6 Technical Support | 4 | | 1.7 Warranty | 5 | | 1.8 Packing List | 6 | | 1.9 Ordering Information | 6 | | 1.10 Specifications | | | 1.11 Board Dimensions | 8 | | Chapter 2 - Installation | | | 2.1 Block Diagram | 10 | | 2.2 Qseven golden finger | | | 2.3 The Installation Paths of CD Driver | | | 2.4 How to Install | | | Chapter 3 - BIOS | 17 | | 3.1 BIOS Main Setup | | | 3.2 Advanced Settings | | | 3.2.1 ACPI Settings | | | 3.2.2 CPU Configuration | 21 | | 3.2.3 SATA Configuration | | | 3.2.4 USB Configuration | | | 3.2.5 H/W Monitor | 24 | | 3.2.6 Super IO Configuration | | | 3.3 Chipset | | | 3.3.1 Host Bridge Parameters | 28 | | 3.3.2 SB Configuration | | | 3.4 Boot Settings | | | 3.5 Security | | | 3.6 Save & Exit | 34 | | 3.7 AMI BIOS Checkpoints | 35 | |-------------------------------------------|----| | 3.7.1 Checkpoint Ranges | | | 3.7.2 Standard Checkpoints | | | Appendix | | | Appendix A: I/O Port Address Map | | | Appendix B: Interrupt Request Lines (IRQ) | | | Appendix C: BIOS Memory Map | | # Chapter 1 ## Introduction #### 1.1 Copyright Notice All Rights Reserved. The information in this document is subject to change without prior notice in order to improve the reliability, design and function. It does not represent a commitment on the part of the manufacturer. Under no circumstances will the manufacturer be liable for any direct, indirect, special, incidental, or consequential damages arising from the use or inability to use the product or documentation, even if advised of the possibility of such damages. This document contains proprietary information protected by copyright. All rights are reserved. No part of this manual may be reproduced by any mechanical, electronic, or other means in any form without prior written permission of the manufacturer. #### 1.2 Declaration of Conformity #### CE The CE symbol on your product indicates that it is in compliance with the directives of the Union European (EU). A Certificate of Compliance is available by contacting Technical Support. This product has passed the CE test for environmental specifications when shielded cables are used for external wiring. We recommend the use of shielded cables. This kind of cable is available from ARBOR. Please contact your local supplier for ordering information. This product has passed the CE test for environmental specifications. Test conditions for passing included the equipment being operated within an industrial enclosure. In order to protect the product from being damaged by ESD (Electrostatic Discharge) and EMI leakage, we strongly recommend the use of CE-compliant industrial enclosure products. #### Warning This is a class A product. In a domestic environment this product may cause radio interference in which case the user may be required to take adequate measures. #### **FCC Class A** This device complies with Part 15 of the FCC Rules. Operation is subject to the following two conditions: - (1) This device may not cause harmful interference, and - (2)This device must accept any interference received, including interference that may cause undesired operation. #### NOTF: This equipment has been tested and found to comply with the limits for a Class A digital device, pursuant to Part 15 of the FCC Rules. These limits are designed to provide reasonable protection against harmful interference when the equipment is operated in a commercial environment. This equipment generates, uses, and can radiate radio frequency energy and, if not installed and used in accordance with the instruction manual, may cause harmful interference to radio communications. Operation of this equipment in a residential area is likely to cause harmful interference in which case the user will be required to correct the interference at his own expense. #### **RoHS** ARBOR Technology Corp. certifies that all components in its products are in compliance and conform to the European Union's Restriction of Use of Hazardous Substances in Electrical and Electronic Equipment (RoHS) Directive 2002/95/FC. The above mentioned directive was published on 2/13/2003. The main purpose of the directive is to prohibit the use of lead, mercury, cadmium, hexavalent chromium, polybrominated biphenyls (PBB), and polybrominated diphenyl ethers (PBDE) in electrical and electronic products. Member states of the EU are to enforce by 7/1/2006. ARBOR Technology Corp. hereby states that the listed products do not contain unintentional additions of lead, mercury, hex chrome, PBB or PBDB that exceed a maximum concentration value of 0.1% by weight or for cadmium exceed 0.01% by weight, per homogenous material. Homogenous material is defined as a substance or mixture of substances with uniform composition (such as solders, resins, plating, etc.). Lead-free solder is used for all terminations (Sn(96-96.5%), Ag(3.0-3.5%) and Cu(0.5%)). #### SVHC / REACH To minimize the environmental impact and take more responsibility to the earth we live, Arbor hereby confirms all products comply with the restriction of SVHC (Substances of Very High Concern) in (EC) 1907/2006 (REACH --Registration, Evaluation, Authorization, and Restriction of Chemicals) regulated by the European Union. All substances listed in SVHC < 0.1 % by weight (1000 ppm) #### 1.3 About This User's Manual This user's manual provides general information and installation instructions about the product. This User's Manual is intended for experienced users and integrators with hardware knowledge of personal computers. If you are not sure about any description in this booklet. please consult your vendor before further handling. #### 1.4 Warning Single Board Computers and their components contain very delicate Integrated Circuits (IC). To protect the Single Board Computer and its components against damage from static electricity, you should always follow the following precautions when handling it: - 1. Disconnect your Single Board Computer from the power source when you want to work on the inside. - 2. Hold the board by the edges and try not to touch the IC chips, leads or circuitry. - 3. Use a grounded wrist strap when handling computer components. - 4. Place components on a grounded antistatic pad or on the bag that comes with the Single Board Computer, whenever components are separated from the system. #### 1.5 Replacing the Lithium Battery Incorrect replacement of the lithium battery may lead to a risk of explosion. The lithium battery must be replaced with an identical battery or a battery type recommended by the manufacturer. Do not throw lithium batteries into the trash-can. It must be disposed of in accordance with local regulations concerning special waste. #### 1.6 Technical Support If you have any technical difficulties, please do not hesitate to call or e-mail our customer service. http://www.arbor.com.tw E-mail:info@arbor.com.tw #### 1.7 Warranty This product is warranted to be in good working order for a period of two years from the date of purchase. Should this product fail to be in good working order at any time during this period, we will, at our option, replace or repair it at no additional charge except as set forth in the following terms. This warranty does not apply to products damaged by misuse, modifications, accident or disaster. Vendor assumes no liability for any damages, lost profits, lost savings or any other incidental or consequential damage resulting from the use, misuse of, or inability to use this product. Vendor will not be liable for any claim made by any other related party. Vendors disclaim all other warranties, either expressed or implied, including but not limited to implied warranties of merchantability and fitness for a particular purpose, with respect to the hardware, the accompanying product's manual(s) and written materials, and any accompanying hardware. This limited warranty gives you specific legal rights. Return authorization must be obtained from the vendor before returned merchandise will be accepted. Authorization can be obtained by calling or faxing the vendor and requesting a Return Merchandise Authorization (RMA) number. Returned goods should always be accompanied by a clear problem description. #### 1.8 Packing List #### **Packing List** Before you begin installing your single board, please make sure that the following materials have been shipped: 1 x QSM-653E Qseven™ CPU Module 1 x Driver CD 1 x Quick Installation Guide If any of the above items is damaged or missing, contact your vendor immediately. #### 1.9 Ordering Information | QSM-653E | Intel® Atom™ N2600 1.6GHz WT Qseven™ CPU module | | |----------------|---------------------------------------------------------------------------------------------------|--| | HS-2506-F1 | Heat Spreader (70.0 x 65.0x 8.0mm) | | | HS-2506-C1 | Cooler (70.0 x 65.0 x 29.0mm) | | | PBQ-3000 | Qseven™ EPIC evaluatoin carrier board | | | CBK-06-3000-00 | Cable kit 1 x USB cable 1 x USB2 cable 2 x Serial port cables 1 x SATA cable 1 x SATA power cable | | ### 1.10 Specifications | Form Factor | Qseven™ CPU Module | |------------------------|---------------------------------------------------------------------------------------------------------------------| | CPU | Soldered onboard Intel® Atom™ N2600 1.6GHz processor | | Chipset | Intel® PCH NM10 | | System Memory | Soldered onboard 2GB DDR3 SDRAM | | VGA/ LCD<br>Controller | Integrated Intel GMA 3600 | | Ethernet controller | 1 x Intel® 82583V PCIe Gigabit Ethernet | | BIOS | AMI® UEFI BIOS | | Serial ATA | 2 x Serial ATA ports w/ 300MB/s HDD transfer rate | | Universal Serial Bus | 8 x USB 2.0 host ports | | Graphics Interface | LCD: Single Channel 18-bit LVDS Analog RGB supported (via Qseven GF reserved pin) SDVO Interface DDI port supported | | Expansion Interface | 3 x PCle x1 lanes<br>LPC interface | | Operation Temp. | -40°C ~ 85°C (-40°F ~ 185°F) | | Watchdog Timer | 1~ 255 levels Reset | | Dimension (L x W) | 70 x 70 mm (2.76" x 2.76") | #### 1.11 Board Dimensions # Chapter 2 ## Installation #### 2.1 Block Diagram ### 2.2 Qseven golden finger | Pin | Signal | Pin | Signal | |-----|----------------|-----|----------------| | 1 | GND | 2 | GND | | 3 | GBE_MDI3- | 4 | GBE_MDI2- | | 5 | GBE_MDI3+ | 6 | GBE_MDI2+ | | 7 | GBE_LINK100# | 8 | GBE_LINK1000# | | 9 | GBE_MDI1- | 10 | GBE_MDI0- | | 11 | GBE_MDI1+ | 12 | GBE_MDI0+ | | 13 | GBE_LINK# | 14 | GBE_ACT# | | 15 | GBE_CTREF | 16 | SUS_S5# | | 17 | WAKE# | 18 | SUS_S3# | | 19 | SUS_STAT# | 20 | PWRBTN# | | 21 | SLP_BTN# (N/C) | 22 | LID_BTN# | | 23 | GND | 24 | GND | | | KEY | | KEY | | 25 | GND | 26 | PWGIN | | 27 | BATLOW# | 28 | RSTBTN# | | 29 | SATA0_TX+ | 30 | SATA1_TX+ | | 31 | SATA0_TX- | 32 | SATA1_TX- | | 33 | SATA_ACT# | 34 | GND | | 35 | SATA0_RX+ | 36 | SATA1_RX+ | | 37 | SATA0_RX- | 38 | SATA1_RX- | | 39 | GND | 40 | GND | | 41 | BIOS_DISABLE# | 42 | SDIO_CLK# | | 43 | SDIO_CD# | 44 | SDIO_LED (N/C) | | 45 | SDIO_CMD | 46 | SDIO_WP | | 47 | SDIO_PWR# | 48 | SDIO_DAT1 | | 49 | SDIO_DAT0 | 50 | SDIO_DAT3 | | 51 | SDIO_DAT2 | 52 | SDIO_DAT5 | | 53 | SDIO_DAT4 | 54 | SDIO_DAT7 | | 55 | SDIO_DAT6 | 56 | RSVD | | 57 | GND | 58 | GND | | 59 | HDA_SYNC | 60 | SMB_CLK | | Pin | Signal | Pin | Signal | |-----|----------------|-----|--------------------| | 61 | HDA_RST# | 62 | SMB_DAT | | 63 | HDA_BITCLK | 64 | SMB_ALERT# (N/C) | | 65 | HDA_SDI | 66 | I2C_CLK | | 67 | HDA_SDO | 68 | I2C_DAT | | 69 | THRM# | 70 | WDTRIG# | | 71 | THRMTRIP# | 72 | WDOUT (N/C) | | 73 | GND | 74 | GND | | 75 | USB_P7- | 76 | USB_P6- | | 77 | USB_P7+ | 78 | USB_P6+ | | 79 | USB_6_7_OC# | 80 | USB_4_5_OC# | | 81 | USB_P5- | 82 | USB_P4- | | 83 | USB_P5+ | 84 | USB_P4+ | | 85 | USB_2_3_OC# | 86 | USB_0_1_OC# | | 87 | USB_P3- | 88 | USB_P2- | | 89 | USB_P3+ | 90 | USB_P2+ | | 91 | USB_HOST_PRES# | 92 | USB_HC_SEL (N/C) | | 93 | USB_P1- | 94 | USB_P0- | | 95 | USB_P1+ | 96 | USB_P0+ | | 97 | GND | 98 | GND | | 99 | LVDS_A0+ | 100 | LVDS_B0+ (N/C) | | 101 | LVDS_A0- | 102 | LVDS_B0- (N/C) | | 103 | LVDS_A1+ | 104 | LVDS_B1+ (N/C) | | 105 | LVDS_A1- | 106 | LVDS_B1- (N/C) | | 107 | LVDS_A2+ | 108 | LVDS_B2+ (N/C) | | 109 | LVDS_A2- | 110 | LVDS_B2- (N/C) | | 111 | LVDS_PPEN | 112 | LVDS_BPEN | | 113 | LVDS_A3+ | 114 | LVDS_B3+ (N/C) | | 115 | LVDS_A3- | 116 | LVDS_B3- (N/C) | | 117 | GND | 118 | GND | | 119 | LVDS_A_CLK+ | 120 | LVDS_B_CLK+ (N/C) | | 121 | LVDS_A_CLK- | 122 | LVDS_B_CLK- (N/C) | | 123 | LVDS_BLT_CTRL | 124 | RSVD | | 125 | LVDS_DID_DAT | 126 | LVDS_BLC_DAT (N/C) | | 127 | LVDS_DID_CLK | 128 | LVDS_BLC_CLK (N/C) | | Pin | Signal | Pin | Signal | |-----|-------------------|-----|---------------------| | 129 | RSVD | 130 | RSVD | | 131 | SDVO_BCLK+ | 132 | SDVO_INT+ (N/C) | | 133 | SDVO_BCLK- | 134 | SDVO_INT- (N/C) | | 135 | GND | 136 | GND | | 137 | SDVO_GREEN+ | 138 | SDVO_FLDSTALL+ | | 139 | SDVO_GREEN- | 140 | SDVO_FLDSTALL- | | 141 | GND | 142 | GND | | 143 | SDVO_BLUE+ | 144 | SDVO_TVCLKIN+ (N/C) | | 145 | SDVO_BLUE- | 146 | SDVO_TVCLKIN- (N/C) | | 147 | GND | 148 | GND | | 149 | SDVO_RED+ | 150 | SDVO_CTRL_DAT (N/C) | | 151 | SDVO_RED- | 152 | SDVO_CTRL_CLK (N/C) | | 153 | HDMI_HPD# (N/C) | 154 | DP_HPD# | | 155 | PCIE_CLK_REF+ | 156 | PCIE_WAKE# | | 157 | PCIE_CLK_REF- | 158 | PCIE_RST# | | 159 | GND | 160 | GND | | 161 | PCIE3_TX+ (N/C) | 162 | PCIE3_RX+ (N/C) | | 163 | PCIE3_TX- (N/C) | 164 | PCIE3_RX- (N/C) | | 165 | GND | 166 | GND | | 167 | PCIE2_TX+ (N/C) | 168 | PCIE2_RX+ (N/C) | | 169 | PCIE2_TX- (N/C) | 170 | PCIE2_RX- (N/C) | | 171 | EXCD0_PERST# | 172 | EXCD1_PERST# | | 173 | PCIE1_TX+ | 174 | PCIE1_RX+ | | 175 | PCIE1_TX- | 176 | PCIE1_RX- | | 177 | EXCD0_CPPE# (N/C) | 178 | EXCD1_CPPE# (N/C) | | 179 | PCIE0_TX+ | 180 | PCIE0_RX+ | | 181 | PCIE0_TX- | 182 | PCIE0_RX- | | 183 | GND | 184 | GND | | 185 | LPC_AD0 | 186 | LPC_AD1 | | 187 | LPC_AD2 | 188 | LPC_AD3 | | 189 | LPC_CLK | 190 | LPC_FRAME# | | 191 | SERIRQ | 192 | LPC_LDRQ# | | 193 | VCC_RTC | 194 | SPKR | | 195 | FAN_TACHOIN (N/C) | 196 | FAN_PWMOUT (N/C) | | Pin | Signal | Pin | Signal | |-----|-----------|-----|-----------| | 197 | GND | 198 | GND | | 199 | RSVD | 200 | SPI_CS0# | | 201 | RSVD | 202 | RSVD | | 203 | RSVD | 204 | CRT_RED | | 205 | VCC_5V_SB | 206 | VCC_5V_SB | | 207 | CRT_VSYNC | 208 | CRT_GREEN | | 209 | CRT_HSYNC | 210 | CRT_BLUE | | 211 | VCC | 212 | VCC | | 213 | VCC | 214 | VCC | | 215 | VCC | 216 | VCC | | 217 | VCC | 218 | VCC | | 219 | VCC | 220 | VCC | | 221 | VCC | 222 | VCC | | 223 | VCC | 224 | VCC | | 225 | VCC | 226 | VCC | | 227 | VCC | 228 | VCC | | 229 | VCC | 230 | VCC | ## 2.3 The Installation Paths of CD Driver Windows 7 | Driver | Path | |---------|--------------------------------------| | CHIPSET | \i250x\CHIPSET\Win7_x86 | | LAN | \EmCORE-i65M3\ETHERNET\Win7_82583V | | VGA | \i250x\GRAPHICS\win7_x86_8.14.8.1065 | #### 2.4 How to Install Be sure to evenly plug the daughter board into its MXM connector on carrier board at angle of 20°. Avoid to insert the board inclined to left or right side, which may peel off the plastic positioning post and cause PIN shift or malfunction further. Wrong | 7 | This page is intentionally left bl | ank. | |---|------------------------------------|------| | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | # Chapter 3 ## **BIOS** #### 3.1 BIOS Main Setup The AMI BIOS provides a setup utility program for specifying the system configurations and settings which are stored in the BIOS ROM of the system. When you turn on the computer, the AMI BIOS is immediately activated. After you have entered the setup utility, use the left/right arrow keys to highlight a particular configuration screen from the top menu bar or use the down arrow key to access and configure the information below. NOTE: In order to increase system stability and performance, our engineering staff are constantly improving the BIOS menu. The BIOS setup screens and descriptions illustrated in this manual are for your reference only, and may not completely match what you see on your screen. #### **BIOS Information** Display the BIOS information. System Date Set the system date. Note that the 'Day' automatically changes when you set the date. The date format is: Day: Sun to Sat Month: 1 to 12 Date: 1 to 31 Year: 1999 to 2099 **System Time** Set the system time. The time format is: **Hour**: 00 to 23 **Minute**: 00 to 59 **Second**: 00 to 59 #### 3.2 Advanced Settings #### **Legacy OpROM Support** #### Launch PXE OpROM Enable or disable the boot option for legacy network devices. #### Launch Storage OpROM Enable or Disable Boot Option for Legacy Mass Storage Devices with Option ROM. #### 3.2.1 ACPI Settings #### Aptio Setup Utility - Copyright (C) 2011 American Megatrends, Inc. Advanced **ACPI Settings** Enables or Disables BIOS ACPI Auto Configuration. **Enable Hibernation** [Enabled] ACPI Sleep State [S1 (CPU Stop Clock)] →+: Select Screen **†**∤: Select Item Enter: Select +/-: Change Opt. F1: General Help F2: Previous Values F9: Optimized Defaults F10: Save & Exit Setup ESC: Exit Version 2.14.1219. Copyritght (C) 2011 American Megatrends, Inc. #### **Enable Hibernation** Enable or disable System ability to Hibernation (OS/S4 Sleep State). This option may be not effective with some OS. #### **ACPI Sleep State** Select the highest ACPI sleep state the system will enter when the SUSPEND button is pressed. The choice: Suspend Disabled, S1 (CPU Stop Clock), S3 (Suspend to RAM) #### **Lock Legacy Resources** Enable or disable Lock of Legacy Resources. #### **Power-Supply Type** Set power-supply type. The choice: AT. ATX #### 3.2.2 CPU Configuration The CPU Configuration setup screen varies depending on the installed processor. #### Hyper-threading This item is used to enable or disable the processor's Hyper-threading feature. Enabled for Windows XP and Linux (OS optimized for Hyper-threading Technology) and disabled for other OS (OS not optimized for Hyper-threading Technology). When disabled, only one thread per enabled core is enabled. #### **Execute Disable Bit** Enable or disable the execute Disable Bit. #### **Limit CPUID Maximum** Enable or disable the Limit CPUID Maximum. #### 3.2.3 SATA Configuration It allows you to select the operation mode for SATA controller. | Aptio Setup Utility - Copyright (C) 2011 American Megatrends, Inc. Advanced | | | |------------------------------------------------------------------------------|--------------------------------------------------|---------------------------------------------------------------------------------------| | SATA Port0<br>SATA Port1 | Not Present<br>Not Present | SATA Ports (0-3) Device Names if Present and Enabled. | | SATA Controller(s) Configure SATA as Port0 Speed Limit Port1 Speed Limit | [Enabled] [AHCI] [No Limit] [No Limit] | | | SATA Port 0 SATA Port 0 Hot Plug SATA Port 1 SATA Port 1 Hot Plug | [Enabled]<br>[Enabled]<br>[Enabled]<br>[Enabled] | →+: Select Screen †↓: Select Item Enter: Select +/-: Change Opt. F1: General Help | | Misc Configuration for hard o | lisk | F2: Previous Values F9: Optimized Defaults F10: Save & Exit Setup ESC: Exit | | Varian 2.14.1210 Co | itabt (C) 2044 A | nerican Megatrends Inc | #### **SATA Controller(s)** Enable or disable SATA devices. #### **SATA Mode Selection** The choice: Disable; IDE (Default), AHCI IDE: Set the Serial ATA drives as Parallel ATA storage devices. AHCI: Allow the Serial ATA devices to use AHCI (Advanced Host Controller Interface). #### 3.2.4 USB Configuration #### **Legacy USB Support** Enable support for legacy USB. AUTO option disables legacy support if no USB devices are connected. The choice: Enabled (Default); Auto; Disabled #### **EHCI Hand-off** Allow you to enable support for operating systems without an EHCI hand-off feature. Do not disable the BIOS EHCI Hand-Off option if you are running a Windows® operating system with USB device. The choice: Enabled (Default); Disabled #### **USB** transfer time-out The time-out value for Control, Bulk, and Interrupt transfers. Default setting: 20 sec #### Device reset time-out USB mass storage device Start Unit command time-out. Default setting: 20 sec #### Device power-up delay Maximum time the device will take before it properly reports itself to the host controller. 'Auto' uses default value: for a Root port it is 100ms, for a Hub port the delay is taken from hub descriptor. The choice: Auto (Default); Manual #### **Mass Storage Devices** This item displays information when USB devices are detected. #### 3.2.5 H/W Monitor #### **PC Health Status** The hardware monitor menu shows the operating temperature and system voltages of CPU module. #### 3.2.6 Super IO Configuration You can use this item to set up or change the Super IO configuration for parallel ports and serial ports. #### **Power On After Power Failure** Specify what state to go to when power is re-applied after a power failure. #### **Power On by modem Function** Enables or Disables the Power On by modem fuction. #### Serial Port 1~4 Configuration #### **Serial Port** Use the Serial port option to enable or disable the serial port. The choice: Enabled, Disabled #### **Change Settings** Use the Change Settings option to change the serial port's IO port address and interrupt address. The choice: Auto IO=3F8h; IRQ=4, IO=3F8h; IRQ=3,4,5,6,7,10,11,12 IO=2F8h; IRQ=3,4,5,6,7,10,11,12 IO=3E8h; IRQ=3,4,5,6,7,10,11,12 IO=2E8h; IRQ=3,4,5,6,7,10,11,12 #### 3.3 Chipset This section allows you to configure and improve your system; also, set up some system features according to your preference. #### 3.3.1 Host Bridge Parameters #### **Memory Frequency and Timing** #### **Intel IGD Configuration** #### **IFGX - Boot Type** Select the Video Device which will be activated during POST. This has no effect if external graphics present. #### **LCD Panel Type** Select LCD panel used by Internal Graphics Device by selecting the appropriate setup item: CRT, LVDS, DVI-D / HDMI #### 3.3.2 SB Configuration #### **High Precision Timer** Enables or Disables High Precision Timer. #### **SLP\_S4 Assertion Width** Select a minimum assertion width of the SLP\_S4# signal. The choice: 1-2 Seconds, 2-3 Seconds, 3-4 Seconds, 4-5 Seconds #### 3.4 Boot Settings The Boot menu items allow you to change the system boot options. ## Boot Configuration Bootup NumLock State This setting determines whether the Num Lock key should be activated at boot up. #### **Quiet Boot** This allows you to select the screen display when the system boots. #### **Boot Option Priorities** Select the boot sequence of the hard drives. #### **Hard Drive BBS Priorities** This allows you to set the hard drive boot priority. The BIOS will attempt to arrange the hard disk boot sequence automatically. You can also change the booting sequence. The number of device items that appears on the screen depends on the number of devices installed in the system. #### 3.5 Security #### **Administrator Password** Use the Administrator Password to set or change a administrator password. #### **ENTER PASSWORD** Type the password, up to eight characters in length, and press <Enter>. The password typed now will clear any previously entered password from CMOS memory. You will be asked to confirm the password. Type the password again and press <Enter>. You may also press <ESC> to abort the selection and not enter a password. To disable a password, just press <Enter> when you are prompted to enter the password. A message will confirm the password will be disabled. Once the password is disabled, the system will boot and you can enter Setup freely. #### PASSWORD DISABLED When a password has been enabled, you will be prompted to enter it every time you try to enter Setup. This prevents an unauthorized person from changing any part of your system configuration. Additionally, when a password is enabled, you can also require the BIOS to request a password every time your system is rebooted. This would prevent unauthorized use of your computer. You can determine when the password is required within the BIOS Features Setup Menu and its Security option. If the Security option is set to "System", the password will be required both at boot and at entry to Setup. If it's set to "Setup", prompting only occurs when trying to enter Setup. #### 3.6 Save & Exit version 2.1 m.1213. copyritight (c) 2011 / meneum negati #### **Save Changes and Reset** Pressing <Enter> on this item and it asks for confirmation: Save configuration changes and exit setup? Pressing <OK> stores the selection made in the menus in CMOS - a special section of memory that stays on after you turn your system off. The next time you boot your computer, the BIOS configures your system according to the Setup selections stored in CMOS. After saving the values the system is restarted again. #### **Restore Defaults** Restore system to factory default. Pressing <Enter> on this item and it asks for confirmation prior to executing this command. #### **Boot Override** This group of functions includes a list of tokens, each of them corresponding to one device within the boot order. Select a drive to immediately boot that device regardless of the current boot order. # 3.7 AMI BIOS Checkpoints # 3.7.1 Checkpoint Ranges | Status Code Range | Description | | |-------------------|----------------------------------------------------|--| | 0x01 – 0x0B | SEC execution | | | 0x0C - 0x0F | SEC errors | | | 0x10 – 0x2F | PEI execution up to and including memory detection | | | 0x30 - 0x4F | PEI execution after memory detection | | | 0x50 - 0x5F | PEI errors | | | 0x60 - 0x8F | DXE execution up to BDS | | | 0x90 - 0xCF | BDS execution | | | 0xD0 - 0xDF | DXE errors | | | 0xE0 - 0xE8 | S3 Resume (PEI) | | | 0xE9 - 0xEF | S3 Resume errors (PEI) | | | 0xF0 - 0xF8 | Recovery (PEI) | | | 0xF9 - 0xFF | Recovery errors (PEI) | | # 3.7.2 Standard Checkpoints ## **SEC Phase** | Status Code | Description | | |-----------------------|------------------------------------------------------|--| | 0x00 | Not used | | | <b>Progress Codes</b> | | | | 0x01 | Power on. Reset type detection (soft/hard). | | | 0x02 | AP initialization before microcode loading | | | 0x03 | North Bridge initialization before microcode loading | | | 0x04 | South Bridge initialization before microcode loading | | | 0x05 | OEM initialization before microcode loading | | | 0x06 | Microcode loading | | | 0x07 | AP initialization after microcode loading | | | 0x08 | North Bridge initialization after microcode loading | | | 0x09 | South Bridge initialization after microcode loading | | | 0x0A | OEM initialization after microcode loading | | | 0x0B | Cache initialization | | | SEC Error Codes | 3 | | | 0x0C - 0x0D | Reserved for future AMI SEC error codes | | | 0x0E | Microcode not found | | | 0x0F | Microcode not loaded | | #### **PEI Phase** | Status Code | Description | | | |-----------------------|-----------------------------------------------------------------------|--|--| | <b>Progress Codes</b> | | | | | 0x10 | PEI Core is started | | | | 0x11 | Pre-memory CPU initialization is started | | | | 0x12 | Pre-memory CPU initialization (CPU module specific) | | | | 0x13 | Pre-memory CPU initialization (CPU module specific) | | | | 0x14 | Pre-memory CPU initialization (CPU module specific) | | | | 0x15 | Pre-memory North Bridge initialization is started | | | | 0x16 | Pre-Memory North Bridge initialization (North Bridge module specific) | | | | 0x17 | Pre-Memory North Bridge initialization (North Bridge module specific) | | | | 0x18 | Pre-Memory North Bridge initialization (North Bridge module specific) | | | | 0x19 | Pre-memory South Bridge initialization is started | | | | 0x1A | Pre-memory South Bridge initialization (South Bridge module specific) | | | | 0x1B | Pre-memory South Bridge initialization (South Bridge module specific) | | | | 0x1C | Pre-memory South Bridge initialization (South Bridge module specific) | | | | 0x1D - 0x2A | OEM pre-memory initialization codes | | | | 0x2B | Memory initialization. Serial Presence Detect (SPD) data reading | | | | 0x2C | Memory initialization. Memory presence detection | | | | 0x2D | Memory initialization. Programming memory timing information | | | | 0x2E | Memory initialization. Configuring memory | | | | 0x2F | Memory initialization (other). | | | | 0x30 | Reserved for ASL (see ASL Status Codes section below) | | | | 0x31 | Memory Installed | | | | | | | | | 0x32 | CPU post-memory initialization is started | | |-----------------|----------------------------------------------------------------------------------|--| | 0x33 | CPU post-memory initialization. Cache initialization | | | 0x34 | CPU post-memory initialization. Application Processor(s) (AP) initialization | | | 0x35 | CPU post-memory initialization. Boot Strap Processor (BSP) selection | | | 0x36 | CPU post-memory initialization. System Management Mode (SMM) initialization | | | 0x37 | Post-Memory North Bridge initialization is started | | | 0x38 | Post-Memory North Bridge initialization (North Bridge module specific) | | | 0x39 | Post-Memory North Bridge initialization (North Bridge module specific) | | | 0x3A | Post-Memory North Bridge initialization (North Bridge module specific) | | | 0x3B | Post-Memory South Bridge initialization is started | | | 0x3C | Post-Memory South Bridge initialization (South Bridge module specific) | | | 0x3D | Post-Memory South Bridge initialization (South Bridge module specific) | | | 0x3E | Post-Memory South Bridge initialization (South Bridge module specific) | | | 0x3F-0x4E | OEM post memory initialization codes | | | 0x4F | DXE IPL is started | | | PEI Error Codes | | | | 0x50 | Memory initialization error. Invalid memory type or incompatible memory speed | | | 0x51 | Memory initialization error. SPD reading has failed | | | 0x52 | Memory initialization error. Invalid memory size or memory modules do not match. | | | 0x53 | Memory initialization error. No usable memory detected | | | 0x54 | Unspecified memory initialization error. | | | | | | | 0x55 | Memory not installed | | |----------------|--------------------------------------------------------------|--| | 0x56 | Invalid CPU type or Speed | | | 0x57 | CPU mismatch | | | 0x58 | CPU self test failed or possible CPU cache error | | | 0x59 | CPU micro-code is not found or micro-code update is failed | | | 0x5A | Internal CPU error | | | 0x5B | reset PPI is not available | | | 0x5C-0x5F | Reserved for future AMI error codes | | | S3 Resume Pro | gress Codes | | | 0xE0 | S3 Resume is stared (S3 Resume PPI is called by the DXE IPL) | | | 0xE1 | S3 Boot Script execution | | | 0xE2 | Video repost | | | 0xE3 | OS S3 wake vector call | | | 0xE4-0xE7 | Reserved for future AMI progress codes | | | S3 Resume Erro | or Codes | | | 0xE8 | S3 Resume Failed | | | 0xE9 | S3 Resume PPI not Found | | | 0xEA | S3 Resume Boot Script Error | | | 0xEB | S3 OS Wake Error | | | 0xEC-0xEF | Reserved for future AMI error codes | | | Recovery Progr | ess Codes | | | 0xF0 | Recovery condition triggered by firmware (Auto recovery) | | | 0xF1 | Recovery condition triggered by user (Forced recovery) | | | 0xF2 | Recovery process started | | | 0xF3 | Recovery firmware image is found | | | 0xF4 | Recovery firmware image is loaded | | | 0xF5-0xF7 | Reserved for future AMI progress codes | | | Recovery Error | Codes | | | 0xF8 | Recovery PPI is not available | | | | | | | 0xF9 | Recovery capsule is not found | | |-----------|---------------------------------------|--| | 0xFA | Invalid recovery capsule | | | 0xFB - 0x | F Reserved for future AMI error codes | | ### **DXE Phase** | Status Code | Description | | | |-------------|----------------------------------------------------------------|--|--| | 0x60 | DXE Core is started | | | | 0x61 | NVRAM initialization | | | | 0x62 | Installation of the South Bridge Runtime Services | | | | 0x63 | CPU DXE initialization is started | | | | 0x64 | CPU DXE initialization (CPU module specific) | | | | 0x65 | CPU DXE initialization (CPU module specific) | | | | 0x66 | CPU DXE initialization (CPU module specific) | | | | 0x67 | CPU DXE initialization (CPU module specific) | | | | 0x68 | PCI host bridge initialization | | | | 0x69 | North Bridge DXE initialization is started | | | | 0x6A | North Bridge DXE SMM initialization is started | | | | 0x6B | North Bridge DXE initialization (North Bridge module specific) | | | | 0x6C | North Bridge DXE initialization (North Bridge module specific) | | | | 0x6D | North Bridge DXE initialization (North Bridge module specific) | | | | 0x6E | North Bridge DXE initialization (North Bridge module specific) | | | | 0x6F | North Bridge DXE initialization (North Bridge module specific) | | | | 0x70 | South Bridge DXE initialization is started | | | | 0x71 | South Bridge DXE SMM initialization is started | | | | 0x72 | South Bridge devices initialization | | | | 0x73 | South Bridge DXE Initialization (South Bridge module specific) | | | | | | | | | 0x74 | South Bridge DXE Initialization (South Bridge module specific) | | |-------------|----------------------------------------------------------------|--| | 0x75 | South Bridge DXE Initialization (South Bridge module specific) | | | 0x76 | South Bridge DXE Initialization (South Bridge module specific) | | | 0x77 | South Bridge DXE Initialization (South Bridge module specific) | | | 0x78 | ACPI module initialization | | | 0x79 | CSM initialization | | | 0x7A – 0x7F | Reserved for future AMI DXE codes | | | 0x80 – 0x8F | OEM DXE initialization codes | | | 0x90 | Boot Device Selection (BDS) phase is started | | | 0x91 | Driver connecting is started | | | 0x92 | PCI Bus initialization is started | | | 0x93 | PCI Bus Hot Plug Controller Initialization | | | 0x94 | PCI Bus Enumeration | | | 0x95 | PCI Bus Request Resources | | | 0x96 | PCI Bus Assign Resources | | | 0x97 | Console Output devices connect | | | 0x98 | Console input devices connect | | | 0x99 | Super IO Initialization | | | 0x9A | USB initialization is started | | | 0x9B | USB Reset | | | 0x9C | USB Detect | | | 0x9D | USB Enable | | | 0x9E - 0x9F | Reserved for future AMI codes | | | 0xA0 | IDE initialization is started | | | 0xA1 | IDE Reset | | | 0xA2 | IDE Detect | | | 0xA3 | IDE Enable | | | | | | | 0xA4 | SCSI initialization is started | |------------------------|-------------------------------------------------------| | 0xA5 | SCSI Reset | | 0xA6 | SCSI Detect | | 0xA7 | SCSI Enable | | 0xA8 | Setup Verifying Password | | 0xA9 | Start of Setup | | 0xAA | Reserved for ASL (see ASL Status Codes section below) | | 0xAB | Setup Input Wait | | 0xAC | Reserved for ASL (see ASL Status Codes section below) | | 0xAD | Ready To Boot event | | 0xAE | Legacy Boot event | | 0xAF | Exit Boot Services event | | 0xB0 | Runtime Set Virtual Address MAP Begin | | 0xB1 | Runtime Set Virtual Address MAP End | | 0xB2 | Legacy Option ROM Initialization | | 0xB3 | System Reset | | 0xB4 | USB hot plug | | 0xB5 | PCI bus hot plug | | 0xB6 | Clean-up of NVRAM | | 0xB7 | Configuration Reset (reset of NVRAM settings) | | 0xB8 - 0xBF | Reserved for future AMI codes | | 0xC0 - 0xCF | OEM BDS initialization codes | | <b>DXE Error Codes</b> | 3 | | 0xD0 | CPU initialization error | | 0xD1 | North Bridge initialization error | | 0xD2 | South Bridge initialization error | | 0xD3 | Some of the Architectural Protocols are not available | | 0xD4 | PCI resource allocation error. Out of Resources | | 0xD5 | No Space for Legacy Option ROM | | 0xD6 | No Console Output Devices are found | | | | | 0xD7 | No Console Input Devices are found | |------|------------------------------------------------------| | 0xD8 | Invalid password | | 0xD9 | Error loading Boot Option (LoadImage returned error) | | 0xDA | Boot Option is failed (StartImage returned error) | | 0xDB | Flash update is failed | | 0xDC | Reset protocol is not available | ## **ACPI/ASL Checkpoints** | Status Code | Description | |-------------|-------------------------------------------------------------------------------| | 0x01 | System is entering S1 sleep state | | 0x02 | System is entering S2 sleep state | | 0x03 | System is entering S3 sleep state | | 0x04 | System is entering S4 sleep state | | 0x05 | System is entering S5 sleep state | | 0x10 | System is waking up from the S1 sleep state | | 0x20 | System is waking up from the S2 sleep state | | 0x30 | System is waking up from the S3 sleep state | | 0x40 | System is waking up from the S4 sleep state | | 0xAC | System has transitioned into ACPI mode. Interrupt controller is in PIC mode. | | 0xAA | System has transitioned into ACPI mode. Interrupt controller is in APIC mode. | | This page is intentionally left blank. | | | | |----------------------------------------|--|--|--| | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | # **Appendix** ## Appendix A: I/O Port Address Map Each peripheral device in the system is assigned a set of I/O port addresses which also becomes the identity of the device. The following table lists the I/O port addresses used. | Address | Device Description | |-----------------------|-----------------------------------| | 0x00000000-0x00000CF7 | PCI bus | | 0x00000000-0x00000CF7 | Direct memory access controller | | 0x00000D00-0x0000FFFF | PCI bus | | 0x0000F000-0x0000F03F | Video Controller (VGA Compatible) | | 0x0000F060-0x0000F07F | Ethernet Controller | | 0x00000A79-0x00000A79 | ISAPNP Read Data Port | | 0x00000279-0x00000279 | ISAPNP Read Data Port | | 0x00000274-0x00000277 | ISAPNP Read Data Port | | 0x00000081-0x00000091 | Direct memory access controller | | 0x00000093-0x0000009F | Direct memory access controller | | 0x000000C0-0x000000DF | Direct memory access controller | | 0x00000020-0x00000021 | Programmable interrupt controller | | 0x00000024-0x00000025 | Programmable interrupt controller | | 0x00000028-0x00000029 | Programmable interrupt controller | | 0x0000002C-0x0000002D | Programmable interrupt controller | | 0x00000030-0x00000031 | Programmable interrupt controller | | 0x00000034-0x00000035 | Programmable interrupt controller | | 0x00000038-0x00000039 | Programmable interrupt controller | | 0x0000003C-0x0000003D | Programmable interrupt controller | | 0x000000A0-0x000000A1 | Programmable interrupt controller | | 0x000000A4-0x000000A5 | Programmable interrupt controller | | 0x000000A8-0x000000A9 | Programmable interrupt controller | | 0x000000AC-0x000000AD | Programmable interrupt controller | | 0x000000B0-0x000000B1 | Programmable interrupt controller | | 0x000000B4-0x000000B5 | Programmable interrupt controller | | 0x000000B8-0x000000B9 | Programmable interrupt controller | | | | | 0x000000BC-0x000000BD | Programmable interrupt controller | |-----------------------|---------------------------------------------------------| | 0x000004D0-0x000004D1 | Programmable interrupt controller | | 0x000004D0-0x000004D1 | Motherboard resources | | 0x0000002E-0x0000002F | Motherboard resources | | 0x0000004E-0x0000004F | Motherboard resources | | 0x00000061-0x00000061 | Motherboard resources | | 0x00000063-0x00000063 | Motherboard resources | | 0x00000065-0x00000065 | Motherboard resources | | 0x00000067-0x00000067 | Motherboard resources | | 0x00000070-0x00000070 | Motherboard resources | | 0x00000070-0x00000070 | System CMOS/real time clock | | 0x00000080-0x00000080 | Motherboard resources | | 0x00000080-0x00000080 | Motherboard resources | | 0x00000092-0x00000092 | Motherboard resources | | 0x000000B2-0x000000B3 | Motherboard resources | | 0x00000680-0x0000069F | Motherboard resources | | 0x00001000-0x0000100F | Motherboard resources | | 0x0000FFFF-0x0000FFFF | Motherboard resources | | 0x0000FFFF-0x0000FFFF | Motherboard resources | | 0x00000400-0x00000453 | Motherboard resources | | 0x00000458-0x0000047F | Motherboard resources | | 0x00000500-0x0000057F | Motherboard resources | | 0x0000164E-0x0000164F | Motherboard resources | | 0x00000040-0x00000043 | System timer | | 0x00000050-0x00000053 | System timer | | 0x00000454-0x00000457 | Motherboard resources | | 0x00000A00-0x00000A1F | Motherboard resources | | 0x00000290-0x0000029F | Motherboard resources | | 0x00000060-0x00000060 | Standard 101/102-Key or Microsoft Natural PS/2 Keyboard | | | | | 0x00000064-0x00000064 | Standard 101/102-Key or Microsoft Natural PS/2 Keyboard | |-----------------------|---------------------------------------------------------| | 0x000003F8-0x000003FF | Communications Port (COM1) | | 0x000002F8-0x000002FF | Communications Port (COM2) | | 0x00000378-0x0000037F | Printer Port (LPT1) | | 0x00000010-0x0000001F | Motherboard resources | | 0x00000022-0x0000003F | Motherboard resources | | 0x00000044-0x0000005F | Motherboard resources | | 0x00000072-0x0000007F | Motherboard resources | | 0x00000084-0x00000086 | Motherboard resources | | 0x00000088-0x00000088 | Motherboard resources | | 0x0000008C-0x0000008E | Motherboard resources | | 0x00000090-0x0000009F | Motherboard resources | | 0x000000A2-0x000000BF | Motherboard resources | | 0x000000E0-0x000000EF | Motherboard resources | | 0x000000F0-0x000000FF | Numeric data processor | | 0x0000F130-0x0000F137 | Standard Dual Channel PCI IDE Controller | | 0x0000F120-0x0000F123 | Standard Dual Channel PCI IDE Controller | | 0x0000F110-0x0000F117 | Standard Dual Channel PCI IDE Controller | | 0x0000F100-0x0000F103 | Standard Dual Channel PCI IDE Controller | | 0x0000F0F0-0x0000F0FF | Standard Dual Channel PCI IDE Controller | | 0x0000F0E0-0x0000F0EF | Standard Dual Channel PCI IDE Controller | | 0x0000F040-0x0000F05F | SM Bus Controller | | 0x0000F0D0-0x0000F0D7 | Standard Dual Channel PCI IDE Controller | | 0x0000F0C0-0x0000F0C3 | Standard Dual Channel PCI IDE Controller | | 0x0000F0B0-0x0000F0B7 | Standard Dual Channel PCI IDE Controller | | 0x0000F0A0-0x0000F0A3 | Standard Dual Channel PCI IDE Controller | | 0x0000F090-0x0000F09F | Standard Dual Channel PCI IDE Controller | | 0x0000F080-0x0000F08F | Standard Dual Channel PCI IDE Controller | | 0x000003B0-0x000003BB | VgaSave | | 0x000003C0-0x000003DF | VgaSave | | | | | 0x000001CE-0x000001CF | VgaSave | |-----------------------|---------| | 0x000002E8-0x000002EF | VgaSave | ## Appendix B: Interrupt Request Lines (IRQ) Peripheral devices use interrupt request lines to notify CPU for the service required. The following table shows the IRQ used by the devices on board. | Level | Function | |--------|---------------------------------------------------------| | IRQ 9 | Microsoft ACPI-Compliant System | | IRQ 16 | PCI standard PCI-to-PCI bridge | | IRQ 16 | Standard Enhanced PCI to USB Host Controller | | IRQ 16 | PCI standard PCI-to-PCI bridge | | IRQ 11 | Video Controller (VGA Compatible) | | IRQ 11 | PCI PCI Simple Communications Controller | | IRQ 5 | Ethernet Controller | | IRQ 5 | SM Bus Controller | | IRQ 22 | Microsoft UAA Bus Driver for High Definition Audio | | IRQ 23 | Standard Enhanced PCI to USB Host Controller | | IRQ 8 | System CMOS/real time clock | | IRQ 0 | System timer | | IRQ 1 | Standard 101/102-Key or Microsoft Natural PS/2 Keyboard | | IRQ 12 | Microsoft PS/2 Mouse | | IRQ 4 | Communications Port (COM1) | | IRQ 3 | Communications Port (COM2) | | IRQ 13 | Numeric data processor | | IRQ 19 | Standard Dual Channel PCI IDE Controller | | IRQ 19 | Standard Dual Channel PCI IDE Controller | # Appendix C: BIOS Memory Map | Address | Device Description | |-----------------------|----------------------------------------------------| | 0xA0000-0xBFFFF | PCI bus | | 0xA0000-0xBFFFF | VgaSave | | 0xD0000-0xD3FFF | PCI bus | | 0xD4000-0xD7FFF | PCI bus | | 0xD8000-0xDBFFF | PCI bus | | 0xDC000-0xDFFFF | PCI bus | | 0xE0000-0xE3FFF | PCI bus | | 0xE4000-0xE7FFF | PCI bus | | 0x7DA00000-0xFEAFFFF | PCI bus | | 0x7DA00000-0xFEAFFFFF | Motherboard resources | | 0xF7800000-0xF7BFFFFF | Video Controller (VGA Compatible) | | 0xE0000000-0xEFFFFFF | Video Controller (VGA Compatible) | | 0xF7C2B000-0xF7C2B00F | PCI Simple Communications Controller | | 0xF7C00000-0xF7C1FFFF | Ethernet Ethernet Controller | | 0xF7C28000-0xF7C28FFF | Ethernet Ethernet Controller | | 0xF7C27000-0xF7C273FF | Standard Enhanced PCI to USB Host Controller | | 0xF7C20000-0xF7C23FFF | Microsoft UAA Bus Driver for High Definition Audio | | 0xF7C26000-0xF7C263FF | Standard Enhanced PCI to USB Host Controller | | 0xFF000000-0xFFFFFFF | Intel(R) 82802 Firmware Hub Device | | 0xFF000000-0xFFFFFFF | Motherboard resources | | 0xFED00000-0xFED003FF | High Precision Event Timer, HPET | | 0xF7C25000-0xF7C250FF | SM Bus Controller | | 0xFED40000-0xFED44FFF | System board | | 0xFED1C000-0xFED1FFFF | Motherboard resources | | 0xFED10000-0xFED17FFF | Motherboard resources | | 0xFED18000-0xFED18FFF | Motherboard resources | | | | | 0xFED19000-0xFED19FFF | Motherboard resources | |-----------------------|-----------------------| | 0xF8000000-0xFBFFFFF | Motherboard resources | | 0xFED20000-0xFED3FFFF | Motherboard resources | | 0xFED90000-0xFED93FFF | Motherboard resources | | 0xFED45000-0xFED8FFFF | Motherboard resources | | 0xFEE00000-0xFEEFFFFF | Motherboard resources | | 0x20000000-0x201FFFFF | System board | | 0x40000000-0x401FFFFF | System board | | This page is intentionally left blank. | | | |----------------------------------------|--|--| | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | |